



#### **Features**

- Complete software radio transceiver solution
- PCI Express 2.0 (Gen. 2) Interface up to x8 wide
- Built-in fan for added cooling
- Two 125 MHz 14-bit A/Ds
- Input signal bandwidth: 50 MHz
- Four digital downconverters
- One digital upconverter
- Two 500 MHz 16-bit D/As
- 512 MB of DDR SDRAM
- Xilinx Virtex-II Pro FPGA
- Up to 1.28 seconds of delay or data capture at 100 MHz
- Dual timing buses for independent input and output clock rates
- LVDS clock/sync bus for multi-module synchronization
- 32 pairs of LVDS connections to the Virtex-II Pro FPGA for custom I/O on P4
- Optional factory-installed IP Cores available

### **General Information**

Model 7841 is a software radio transceiver suitable for connection to HF or IF ports of a communications system. It features two A/D and two D/A converters, and is capable of bandwidths to 50 MHz and above. It attaches directly to motherboards with half-length PCI Express (PCIe) interface slots for installation in various PCs, blade servers and computer systems.

# A/D Converter Stage

The front end accepts two full scale analog HF or IF inputs on front panel MMCX connectors at +10 dBm into 50 ohms with transformer coupling into LTC2255 14-bit 125 MHz A/Ds.

The digital outputs are delivered into the Virtex-II Pro FPGA for signal processing or for routing to other module resources.

# **Digital Downconverter Stage**

The 7841 features a TI/Graychip GC4016 quad digital downconverter, accepting either four 14-bit inputs or three 16-bit digital inputs from the FPGA, which determines the source of GC4016 input data. These sources include the A/Ds, FPGA signal processing engine, SDRAM delay memory and data sources on the PCI bus.

Each GC4016 channel may be set for independent tuning frequency and bandwidth. For an A/D sample clock frequency of 100 MHz, the output bandwidth for each channel ranges from 5 kHz up to 2.5 MHz. By

combining channels, output bandwidth of up to 5 or 10 MHz can be achieved.

# **Digital Upconverter Stage**

A TI DAC5686 digital upconverter and dual D/A is attached to the FPGA, accepting baseband real or complex data streams with signal bandwidths up to  $40\,\mathrm{MHz}$ .

When operating as an upconverter, it interpolates and translates real or complex baseband input signals to any IF center frequency between DC and 160 MHz. It delivers real or quadrature (I+Q) analog outputs through two 320 MHz 16-bit D/A converters to two front panel MMCX connectors at +4 dBm into 50 ohms.

If translation is disabled, the DAC5686 acts as a two channel interpolating 16-bit D/A with output sampling rates up to 500 MHz.

### **Virtex-II Pro FPGAs**

A Xilinx XC2VP50 Virtex-II Pro FPGA serves as a control and status engine with data and programming interfaces to each of the on-board resources including the A/D converters, digital downconverter, digital upconverter and D/A converters.

Factory installed FPGA functions include data multiplexing, channel selection, data packing, gating, triggering and SDRAM memory control. Option -104 adds 32 pairs of LVDS connections to the Virtex-II Pro FPGA for custom I/O. Option -5xx adds two full duplex 4X gigabit serial paths on high-speed connectors, supporting PCIe or other gigabit protocols.





# Dual Multiband Transceiver with FPGA - x8 PCIe

### **➤** Clocking and Synchronization

Two independent internal timing buses can provide either a single clock or two different clock rates for the corresponding input and output signals.

Each timing bus includes a clock, sync, and gate or trigger signal. Signals from either Timing Bus can be selected as the timing source for the A/Ds, downconverter, upconverter and D/As. Two external reference clocks or two internal clocks may be used for each timing bus.

A front panel 26-pin LVDS Clock/Sync connector allows multiple modules to be synchronized. In the slave mode, each accepts differential LVDS inputs that drive the clock, sync and gate signals for the two internal timing buses.

In the master mode, the LVDS bus can drive one or both sets of timing signals from the two internal timing buses for synchronizing multiple modules.

Up to seven slave 7841 boards can be driven from the LVDS bus master, supporting synchronous sampling and sync functions across all connected boards.

### **Memory Resources**

Three independent banks of SDRAM are available to the FPGA (to 1 GB max.). Built-in memory functions include an A/D data transient capture mode with pre- and post-triggering; a D/A waveform generator mode; and an A/D data delay mode for applications such as tracking receivers.

The SDRAMs are also available as a resource for the two PowerPC processor cores within the FPGA. A 16 MB FLASH memory supports booting and program store for these processors.

### **PCI Express Interface**

The 7841 includes a multiple port, 48-lane Gen. 2 PCIe switch with integrated SerDes. The switch provides x8 wide connection to the PCIe interface, allowing high-speed data transfers to and from the motherboard. Switch ports each include buffer memory to minimize bottlenecks, with two x4 PCIe connections provided to the FPGA, as well as one x4 connection to the 64-bit PCI interface.

### **Specifications**

**Analog Signal Inputs** Input Type: Transformer-coupled, front panel female MMCX connectors Transformer Type: Coil Craft WBC1-1TLB Full Scale Input: +10 dBm into 50 ohms 3 dB Passband: 250 kHz to 300 MHz

#### A/D Converters

Type: Linear Technology LTC2255 Sampling Rate: 1 MHz to 125 MHz **Internal Clock:** Crystal osc. (2 per A/D) External Clock: 1 to 125 MHz

Resolution: 14 bits **Digital Downconverter** 

**Type:** TI/Graychip GC4016

Decimation: 32 to 16,384; with channel

combining mode: 8 or 16

Data Source: A/D, FPGA, or PCI interface Control Source: FPGA or PCI interface Output: Parallel complex data

**Receiver Bypass Mode:** Data from the A/Ds can be written directly into the FPGAs at a rate equal to the A/D clock decimated by any integer between 1 and 4096

### Front Panel Analog Signal Outputs

Output Type: Transformer-coupled, front panel female MMCX connectors Full Scale Output: +4 dBm into 50 ohms Option -002: -2 dBm into 50 ohms 3 dB Passband: 60 kHz to 300 MHz Option -002: 400 kHz to 800 MHz

### **Digital Upconverter**

Type: TI DAC5686

Input Bandwidth: 40 MHz, max. Output IF: DC to 160 MHz

Output Signal: Analog, real or quadrature Sampling Rate: 320 MHz, max; 500 MHz max. with upconversion disabled

Resolution: 16 bits

Clock Sources: Selectable from onboard crystal oscillators, external or LVDS clocks

#### **External Clocks**

Type: Female MMCX connector, sine wave, 0 to +10 dBm, AC-coupled, 50 ohm

Sync/Gate Bus: 26-pin connector, dual clock/sync/gateinput/outputLVDS buses; one sync/gate input TTL signal

### Field Programmable Gate Array

**Type:** Xilinx Virtex-II Pro Option -050: XC2VP50 **Option -104:** 64 lines (32 pairs)

#### Memory

DDR SDRAM: 512 MB in three banks

FLASH: One bank of 16 MB

#### PCI to PCIe Interface

PCI Bus: 64-bit, 66 MHz

DMA: 9 channel demand-mode and chaining controller per PCI bus PCIe Interface: Gen. 2, x8 width PCIe Ports: two x4 ports to FPGA

one x4 port to PCI bus one x4 port to PCIe motherboard

### **Environmental (Commercial version)**

Operating Temp: 0° to 50° C Storage Temp: -20° to 90° C

**Relative Humidity:** 0 to 95%, non-cond. Size: Half-length PCIe, 4.38 in. x 6.6 in.

# **Ordering Information**

| Model | Description             |
|-------|-------------------------|
| 7841  | <b>Dual Multiband</b>   |
|       | Transceiver with FPGA - |
|       | Half-length x8 PCIe     |

#### Options:

-5xx

| Options. |                                                                                              |
|----------|----------------------------------------------------------------------------------------------|
| -002     | Full-scale output: -2 dBm into 50 ohms;<br>3 dB passband: 400 kHz to 800 MHz                 |
| -050     | XC2VP50 Virtex-II Pro<br>FPGA                                                                |
| -100     | 100 MHz Bus A and<br>Bus B oscillators                                                       |
| -101     | TI DAC5687 replaces the TI DAC5686                                                           |
| -104     | FPGA I/O through GPIO connector                                                              |
| -125     | 125 MHz Bus A and<br>100 MHz Bus B internal<br>oscillators                                   |
| -420     | Dual wideband DDC and<br>digital interpolation filter<br>cores, factory-installed in<br>FPGA |
| -430     | 256-channel narrowband DDC core, factory-installed in FPGA                                   |



Gigabit Serial I/O - two

full duplex 4X paths

### A/D Performance





 $f_{in} = 70 \text{ MHz}, f_{s} = 100 \text{ MHz}$ 

### Spurious Pick-up



f<sub>s</sub> = 100 MHz, 32k point FFT, 8 averages

# Input Frequency Response



 $f_s = 100 \text{ MHz}$ 

### Two-Tone SFDR



 $f_1 = 29.5 \text{ MHz}, f_2 = 30.5 \text{ MHz}, f_s = 100 \text{ MHz}$ 

### Crosstalk



 $f_{in Ch2} = 69 MHz$ ,  $f_{s} = 100 MHz$ , Ch 1 shown

### Phase Noise



 ${\rm f_{in}} = 69~{\rm MHz}, \, {\rm f_s} = 100~{\rm MHz}$  Phase Noise @ 100 kHz = -102 - 10\*log(610) = -129.8 dB/Hz



# **D/A Performance**

### Two-Tone Intermodulation Distortion



 $f_1 = 69.5 \text{ MHz}, f_2 = 70.5 \text{ MHz}, f_s = 100 \text{ MHz}$ 

