## **Quad Serial FPDP Interface with Virtex-6 FPGA - PCIe**





#### **General Information**

Model 7811 is a member of the Cobalt<sup>®</sup> family of high performance XMC modules based on the Xilinx Virtex-6 FPGA. A multichannel, gigabit serial interface, it is ideal for interfacing to Serial FPDP data converter boards or as a chassis-to-chassis data link.

The 7811 is fully compatible with the VITA 17.1 Serial FPDP specification. Its built-in data transfer features make it a complete turnkey solution. For users who require application-specific functions, the 7811 serves as a flexible platform for developing and deploying custom FPGA processing IP.

#### **The Cobalt Architecture**

The Pentek Cobalt Architecture features a Virtex-6 FPGA. All of the board's data and control paths are accessible by the FPGA, enabling factory-installed functions including data transfer and control. The Cobalt Architecture organizes the FPGA as a container for data processing applications where each function exists as an intellectual property (IP) module.

IP modules for data routing and flow control, CRC support, advanced DMA engines, and a PCIe interface complete the factory-installed functions and enable the 7811 to operate as a complete turnkey solution without the need to develop any FPGA IP.

## **Extendable IP Design**

For applications that require specialized function, users can install their own custom IP for data processing. Pentek GateFlow® FPGA Design Kits include all of the factory-installed modules as documented source code. Developers can integrate their own IP with the Pentek factory-installed functions or use the GateFlow kit to completely replace the Pentek IP with their own.

#### **Xilinx Virtex-6 FPGA**

The Virtex-6 FPGA can be populated with two different FPGAs to match the specific requirements of the processing task. Supported FPGAs include: LX130T, LX240T or SX315T. The SX315T part features 1,344 DSP48E slices and is ideal for modulation/demodulation, encoding/decoding, encryption/decryption, and channelization of the signals between transmission and reception.

For applications not requiring large DSP resources, the lower-cost LX130T FPGA can be installed.

#### **Features**

- Complete Serial FPDP solution
- Fully compliant with VITA 17.1specification
- Fibre optic or copper serial interfaces
- PCI Express interface up to





## Quad Serial FPDP Interface with Virtex-6 FPGA - PCIe

#### ➤ Serial FPDP Interface

The 7811 is fully compatible with the VITA 17.1 Serial FPDP specification. With the capability to support 1.0625, 2.125, 2.5, 3.125, and 4.25 Gbaud link rates and the option for multi-mode and single-mode optical interfaces or copper interfaces the board can work in virtually any system. Programmable modes include: flow control in both receive and transmit directions, CRC support, and copy/loop modes.

## **PCI Express Interface**

The Model 7811 includes an industrystandard interface fully compliant with PCI Express bus specifications. Supporting PCIe links up to x8, the interface includes eight DMA controllers. Each of the four Serial FPDP channels includes dedicated DMA engines for transmit and receive for efficient transfers to and from the board.

### **Specifications**

available)

Front Panel Serial FPDP Inputs/Outputs Number of Connectors: 4 Fiber Optic Connector Type: LC Laser: 850 nm (standard, other options

Copper Connector Type: SFP+ Fiber Optic or Copper Link Rates: 1.0625, 2.125, 2.5, 3.125 or 4.25 Gbaud (copper rate depends on cable langth)

**Fiber Optic or Copper Data Transfer Rates:** 105, 210, 247, 309 or 420 MB/sec (depending on link rate) per serial FPDP port

Field Programmable Gate Array

Standard: Xilinx Virtex-6 XC6VLX130T Optional: Xilinx Virtex-6 XC6VLX240T

**PCI-Express Interface** 

PCI Express Bus: Gen. 1: x4 or x8

**Environmental** 

Operating Temp: 0° to 50° C Storage Temp: -20° to 90° C Relative Humidity: 0 to 95%, non-cond.

Size: Half-length PCIe card, 4.38 in. x 7.13 in. ➤



The Model 8266 is a fully-

integrated PC development

system for Pentek Cobalt, Onyx

and Flexor PCI Express boards. It

was created to save engineers and

expense associated with building

and testing a development system that ensures optimum performance of Pentek boards.

system integrators the time and

**Model 8266** 

# Ordering Information

Model Description
7811 Quad Serial FPDP
Interface with Virtex-6
FPGA - PCIe

Options:

-062 XC6VLX240T FPGA
 -064 XC6VSX315T FPGA
 -280 Copper serial interfaces
 -281 Multi-mode optical serial interfaces

Model Description

8266 PC Development System See 8266 Datasheet for Options

SERIAL FPDP RX ENGINE DMA ENGINE PACKET DECONSTRUCT 2K x 32 RX FIFO Copy mode data path SERIAL FPDP TX ENGINE RATE BALANCE IDLE INSERT/DELETE RX FIFO DISPARITY DMA ENGINE 2K x 32 TX FIFO 16K x 32 FIFO GENERATOR SERIAL FPDP CHANNEL 1 PCIe INTERFACE 8X SERIAL EPDP CHANNEL 2 SERIAL FPDP CHANNEL 3 CH 3 SERIAL FPDP CHANNEL 4 CH 4 **VIRTEX-6 FPGA DATAFLOW DETAIL** 



# **Quad Serial FPDP Interface with Virtex-6 FPGA - PCIe**

## ➤ Serial FPDP VITA 17.1 Compliance

The 7811 fully complies with the VITA 17.1 specification as follows:

| What Link Rate does the interface support? ■ 1.0625 Gbaud ■ 2.125 Gbaud ■ 2.5 Gbaud ■ 3.125 Gbaud ■ 4.25 Gbaud                                                                         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| What Serial FPDP function does the interface support?  _ Transmitter only _ Receiver only _ Transmitter & Receiver                                                                     |
| Does the Receiver support Flow Control (setting the STOP signal)?  Always activeNot supported Optional (selectable)                                                                    |
| Does the Transmitter support Flow Control (stopping data transmission on receipt of a STOP signal)? Always activeNot supportedOptional (selectable)                                    |
| If the Transmitter supports Flow Control, after transmitting a STOP signal, how many 32-bit words can be received before a Receive FIFO overflow occurs?  Programmable                 |
| Does the interface support CRC?  Always active Not supported Optional (selectable)                                                                                                     |
| Does the Transmitter support Copy Master Mode (insertion of additional IDLE ordered sets)?  Always active Not supported Optional (selectable)                                          |
| Does the Receiver support Copy Mode (re-transmission of data)?  Yes No                                                                                                                 |
| If Copy Mode is supported, what method is used for implementation (see VITA 17.1 Observation 6.1.4.4)?  _ Method 1 ■ Method 2                                                          |
| Does the Receiver support Copy/Loop Mode (re-transmission of data and setting Flow Control)?  YesNo                                                                                    |
| What type of media is supported? ■ Short Wave Laser ■ Long Wave Laser ■ Copper                                                                                                         |
| What type of media connectors are supported?  LC _SC _ST _SFP+                                                                                                                         |
| Which fiber transmit data frames are supported in addition to Normal Data Fiber Frames (see VITA 17.1 Permission 7.3.3.1)  Sync without Data Fiber Frames  Sync with Data Fiber Frames |
| Does the Serial FPDP Transmitter stop in response to the Serial FPDP Receiver sending NRDY True (see VITA 17.1 Observation 7.3.2.2)?  Always Never Optional (selectable)               |

Are status bits kept up to date when there is no data to transmit by sending empty Serial FPDP Normal Data Fiber (see VITA 17.1 Rule 7.3.3.8, Recommendation 7.3.3.2 and Suggestion 7.3.3.1)?

■ Yes, empty frames transmitted \_\_ No, status is not updated when no data is transmitted

